|
|
Número de pieza | MM74HC74A | |
Descripción | Dual D-Type Flip-Flop with Preset and Clear | |
Fabricantes | Fairchild | |
Logotipo | ||
Hay una vista previa y un enlace de descarga de MM74HC74A (archivo pdf) en la parte inferior de esta página. Total 7 Páginas | ||
No Preview Available ! September 1983
Revised February 1999
MM74HC74A
Dual D-Type Flip-Flop with Preset and Clear
General Description
The MM74HC74A utilizes advanced silicon-gate CMOS
technology to achieve operating speeds similar to the
equivalent LS-TTL part. It possesses the high noise immu-
nity and low power consumption of standard CMOS inte-
grated circuits, along with the ability to drive 10 LS-TTL
loads.
This flip-flop has independent data, preset, clear, and clock
inputs and Q and Q outputs. The logic level present at the
data input is transferred to the output during the positive-
going transition of the clock pulse. Preset and clear are
independent of the clock and accomplished by a low level
at the appropriate input.
The 74HC logic family is functionally and pinout compatible
with the standard 74LS logic family. All inputs are protected
from damage due to static discharge by internal diode
clamps to VCC and ground.
Features
s Typical propagation delay: 20 ns
s Wide power supply range: 2–6V
s Low quiescent current: 40 µA maximum (74HC Series)
s Low input current: 1 µA maximum
s Fanout of 10 LS-TTL loads
Ordering Code:
Order Number Package Number
Package Description
MM74HC74AM
M14A
14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-120, 0.150” Narrow
MM74HC74ASJ
M14D
14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
MM74HC74AMTC
MTC14
14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide
MM74HC74AN
N14A
14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300” Wide
Devices also available in Tape and Reel. Specify by appending the suffix letter “X” to the ordering code.
Connection Diagram
Truth Table
Pin Assignments for DIP, SOIC, SOP and TSSOP
Inputs
Outputs
PR CLR CLK D
Q
Q
L H XX
H
L
HL
XX
L
H
L L X X H (Note 1) H (Note 1)
HH
↑H
H
L
HH
↑L
L
H
HH
LX
Q0
Q0
Note: Q0 = the level of Q before the indicated input conditions were estab-
lished.
Note 1: This configuration is nonstable; that is, it will not persist when pre-
set and clear inputs return to their inactive (HIGH) level.
© 1999 Fairchild Semiconductor Corporation DS005106.prf
www.fairchildsemi.com
1 page Physical Dimensions inches (millimeters) unless otherwise noted
14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-120, 0.150” Narrow
Package Number M14A
14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
Package Number M14D
5 www.fairchildsemi.com
5 Page |
Páginas | Total 7 Páginas | |
PDF Descargar | [ Datasheet MM74HC74A.PDF ] |
Número de pieza | Descripción | Fabricantes |
MM74HC74A | Dual D-Type Flip-Flop with Preset and Clear | Fairchild |
MM74HC74AM | Dual D-Type Flip-Flop with Preset and Clear | Fairchild |
MM74HC74AMTC | Dual D-Type Flip-Flop with Preset and Clear | Fairchild |
MM74HC74AN | Dual D-Type Flip-Flop with Preset and Clear | Fairchild |
Número de pieza | Descripción | Fabricantes |
SLA6805M | High Voltage 3 phase Motor Driver IC. |
Sanken |
SDC1742 | 12- and 14-Bit Hybrid Synchro / Resolver-to-Digital Converters. |
Analog Devices |
DataSheet.es es una pagina web que funciona como un repositorio de manuales o hoja de datos de muchos de los productos más populares, |
DataSheet.es | 2020 | Privacy Policy | Contacto | Buscar |