DataSheet.es    


PDF PI90LV211 Data sheet ( Hoja de datos )

Número de pieza PI90LV211
Descripción 1:6 Differential Clock Distribution Chip
Fabricantes Pericom Semiconductor Corporation 
Logotipo Pericom Semiconductor Corporation Logotipo



Hay una vista previa y un enlace de descarga de PI90LV211 (archivo pdf) en la parte inferior de esta página.


Total 9 Páginas

No Preview Available ! PI90LV211 Hoja de datos, Descripción, Manual

PI90LV211/PI90LVT211
1122334455667788990011223344556677889900112233445566778899001122112233445566778899001122334455667788990011223344556677889900112211223344556677889900112233445566778899001122334455667788990011221122334455667788990011223344556677889900112233445566778899001122112233445566778899001122
1:6 Differential Clock Distribution Chip
Features
Description
• Meets or Exceeds Requirements of ANSI TIA/EIA-644-1995
• Designed for Clocking Rates up to 320MHz
Operates from a single 3.3-V Supply
Low-Voltage Differential Signaling (LVDS) with Output
Voltages of ±350mV into a 100-ohm load
Choice between LVDS or TTL clock input
Synchronous Enable/Disable
Multiplexed clock input
– Internal 300 kohm pullup resistor on all control pins
– CLK and CLK have 110-ohm termination (PI90LVT211)
Common and individual Enable/Disable control
50ps Output-to-Output Skew
±24ps Period Jitter
Bus Pins are High Impedance when disabled or with VCC <1.5V
TTL Inputs are 5V Tolerant
Power Dissipation at 300 MHz
P190LV211 is functionally compatible with Motorola’s
(PECL)MC10E211/MC100E211
>12kV ESD Protection
Packaging (Pb-free & Green available):
- 28-pin TSSOP (L)
- 28-pin QSOP (Q)
The PI90LV211 implements low voltage differential signaling (LVDS)
to achieve clocking rates as high as 320 MHz with low skew. The
PI90LV211 is a low skew 1:6 fanout device designed explicitly for low
skew clock distribution applications. The device features a multi-
plexed clock input to allow for the distribution of a lower speed scan
or test clock with the high-speed system clock. When LOW the SEL
pin will select the differential clock input.
Both a common enable and individual output enables are provided.
When asserted the positive output will go LOW on the next negative
transition of the CLK (or SCLK) input. The enable function is
synchronous so that the outputs will only be enabled/disabled when
they are already in the LOW state. This avoids any chance of
generating a runt clock pulse when the device is enabled/disabled
as can happen with an asynchronous control. The internal flip flop
is clocked on the falling edge of the input clock, therefore all
associated specification limits are referenced to the negative edge
of the clock input.
Individual synchronous enable controls and multiplexed clock in-
puts make this device ideal as the first level distribution unit in a
distribution tree. The individual enables could be used to allow for the
disabling of individual cards on a backplane in fault tolerant designs.
Function Table
Block Diagram & Pin Configuration
CLK/CLK SCLK SEL ENx CEN CLK OUT (±)
VCC
EN1
1
2
GND
EN2
SCLK
CLK
3
4
5
6
PI90LVT211
Only 110
CLK 7
EN3 8
1
0
SEL 9
10
EN4
11
EN5
12
EN6
CEN
GND
13
14
H/L X L L L
CLK
X H/L H L L
SCLK
28 VCC
↓ ↓ X H L Z*D 27 CLK1OUT+
26 CLK1OUT–
↓ ↓ H L H Z**
Q
D
25 CLK2OUT+
* ENx disables individual banks
Q
24 CLK2OUT–
** CEN disables all six banks
= Negative transition of CLK or SCLK
Z = High Impedance
D 23 CLK3OUT+
22 CLK3OUT–
Q
D 21 CLK4OUT+
20 CLK4OUT–
Q
D 19 CLK5OUT+
18 CLK5OUT–
Q
D 17 CLK6OUT+
16 CLK6OUT–
Q
15 GND
1 PS8535C 10/04/04

1 page




PI90LV211 pdf
PI90LV211/PI90LVT211
1:6 Differential Clock
Distribution Chip1122334455667788990011223344556677889900112233445566778899001122112233445566778899001122334455667788990011223344556677889900112211223344556677889900112233445566778899001122334455667788990011221122334455667788990011223344556677889900112233445566778899001122112233445566778899001122
Parameter Measurement Information(continued)
Input
DOUT+
DOUT–
Input
VOD
100±1%
tPLH
CL= 10pF
(2 places)
Output
0V
tPHL
VOD(H)
VOD(L)
tf
32V
1.4V
0.8V
100%
80%
20%
0%
tr
Figure 4. Test Circuit, Timing, & Voltage Definitions for the Differential Output Signal
Note:
1. All input pulses are supplied by a generator having the following characteristics: tr or tf 1ns, Pulse Repetition Rate
(PRR) = 15 Mpps, Pulse width = 10 ±0.2ns. CL includes instrumentation and fixture capacitance within 0.06m of the D.U.T.
0.8V or 2V
Input
DOUT+
DOUT–
49.9±1% (2 places)
VODOUT+ VODOUT–
+– 1.2V
Input
2V
1.4V
0.8V
tPZH
VODOUT+
or
VODOUT–
tPZL
VODOUT–
or
VODOUT+
tPHZ
tPLZ
1.4V
1.3V
1.2V
1.2V
1.1V
1V
Figure 5. Enable & Disable Time Circuit & Definitions
Note:
1. All input pulses are supplied by a generator having the following characteristics: tr or tf 1ns, Pulse Repetition Rate
(PRR) = 0.5 Mpps, Pulse width = 500 ±10ns. CL includes instrumentation and fixture capacitance within 0.06m of the D.U.T.
5 PS8535C 10/04/04

5 Page










PáginasTotal 9 Páginas
PDF Descargar[ Datasheet PI90LV211.PDF ]




Hoja de datos destacado

Número de piezaDescripciónFabricantes
PI90LV2111:6 Differential Clock Distribution ChipPericom Semiconductor Corporation
Pericom Semiconductor Corporation
PI90LV211L1:6 Differential Clock Distribution ChipPericom Semiconductor Corporation
Pericom Semiconductor Corporation
PI90LV211LE1:6 Differential Clock Distribution ChipPericom Semiconductor Corporation
Pericom Semiconductor Corporation
PI90LV211Q1:6 Differential Clock Distribution ChipPericom Semiconductor Corporation
Pericom Semiconductor Corporation

Número de piezaDescripciónFabricantes
SLA6805M

High Voltage 3 phase Motor Driver IC.

Sanken
Sanken
SDC1742

12- and 14-Bit Hybrid Synchro / Resolver-to-Digital Converters.

Analog Devices
Analog Devices


DataSheet.es es una pagina web que funciona como un repositorio de manuales o hoja de datos de muchos de los productos más populares,
permitiéndote verlos en linea o descargarlos en PDF.


DataSheet.es    |   2020   |  Privacy Policy  |  Contacto  |  Buscar