DataSheet.es    


PDF XR16M890 Data sheet ( Hoja de datos )

Número de pieza XR16M890
Descripción UART WITH 128-BYTE FIFO AND INTEGRATED LEVEL SHIFTERS
Fabricantes Exar 
Logotipo Exar Logotipo



Hay una vista previa y un enlace de descarga de XR16M890 (archivo pdf) en la parte inferior de esta página.


Total 30 Páginas

No Preview Available ! XR16M890 Hoja de datos, Descripción, Manual

XR16M890
UART WITH 128-BYTE FIFO AND INTEGRATED LEVEL SHIFTERS
APRIL 2011
REV. 1.0.0
GENERAL DESCRIPTION
The XR16M8901 (M890) is a single-channel
Universal Asynchronous Receiver and Transmitter
(UART) with integrated level shifters and 128 bytes of
transmit and receive FIFOs.
For flexibility in a mixed voltage environment, the
M890 has 4 VCC pins. There is a VCC pin for the
core, a VCC pin for the UART signals, a VCC pin for
the CPU interface signals and a VCC pin for the
GPIO signals. The VCC pins for the UART, GPIO
and CPU interface signals allow for the M890 to
interface with devices operating at different voltage
levels eliminating the need for external voltage level
shifters.
The Auto RS-485 Half-Duplex Direction control
feature simplifies both the hardware and software for
half-duplex RS-485 applications. In addition, the
Multidrop mode with Auto Address detection and
Address Byte Control features increase the
performance by simplifying the software routines.
The Independent TX/RX Baud Rate Generator
feature allows the transmitter and receiver to operate
at different baud rates. In addition, the Fractional
Baud Rate Generator feature provides flexibility for
crystal/clock frequencies for generating standard and
non-standard baud rates.
The M890 has programmable transmit and receive
FIFO trigger levels, automatic hardware and software
flow control, and data rates of up to 24 Mbps. Power
consumption of the M890 can be minimized by
enabling the sleep mode.
The M890 has a 16550 compatible register set that
provide users with operating status and control,
receiver error indications, and modem serial interface
controls. An internal loopback capability allows
onboard diagnostics. The M890 has a selectable
Intel/Motorola/VLIO bus interface.
NOTE: 1 Covered by U.S. Patent #5,649,122.
FEATURES
Integrated Level Shifters on CPU interface, UART
and GPIO signals
Intel/Motorola/VLIO Bus Interface select
’0’ ns address setup/hold times
24 Mbps maximum UART data rate
Up to 16 GPIOs
128-Bytes TX and RX FIFOs
Programmable TX/RX trigger levels
TX/RX FIFO Level Counters
Independent TX/RX Baud Rate Generator
Fractional Baud Rate Generator
Auto RTS/CTS Hardware Flow Control
Auto XON/XOFF Software Flow Control
Auto RS-485 Half-Duplex Direction Control
Multidrop mode w/ Auto Address Detect (RX)
Multidrop mode w/ Address Byte Control (TX)
Sleep Mode with Automatic Wake-up
Infrared (IrDA 1.0 and 1.1) mode
1.62V to 3.63V supply operation
5V tolerant inputs
Crystal oscillator or external clock input
APPLICATIONS
Personal Digital Assistants (PDA)
Cellular Phones/Data Devices
Battery-Operated Devices
Global Positioning System (GPS)
Bluetooth
Exar Corporation 48720 Kato Road, Fremont CA, 94538 (510) 668-7000 FAX (510) 668-7017 www.exar.com

1 page




XR16M890 pdf
REV. 1.0.0
PIN DESCRIPTIONS
XR16M890
UART WITH 128-BYTE FIFO AND INTEGRATED LEVEL SHIFTERS
Pin Description
NAME
QFN-32
PIN#
QFN-40
PIN#
TQFP-48
PIN#
TYPE
DESCRIPTION
DATA BUS INTERFACE - Intel/Motorola
16/68#
32
1
1
I Intel or Motorola Bus Select. This pin selects the 16 or 68 mode
when VLIO_EN is a logic 0. In the VLIO mode (VLIO_EN is a logic
1), this pin becomes the SLEEP/PWRDN# pin in the QFN-32 pack-
age.
When 16/68# pin is at logic 1, 16 or Intel Mode, the device will oper-
ate in the Intel bus type of interface.
When 16/68# pin is at logic 0, 68 or Motorola mode, the device will
operate in the Motorola bus type of interface. This pin does not have
an internal pull-up or pull-down resistor.
A2 29 38 46 I Address lines [2:0]. These 3 address lines select the internal regis-
A1 30 39 47
ters in UART channel during a data bus transaction.
A0 31 40 48
In the VLIO bus mode (details on next page):
A2 becomes ENIR#
A1 becomes ENRS485# in the QFN-32 package
A1 is an unused input on the TQFP-48 and QFN-40
packages and should be connected to GND
A0 becomes LLA#
D7
D6
D5
D4
D3
D2
D1
D0
IOR#
8 9 9 I/O Data bus lines [7:0] (bidirectional).
788
677
566
In the VLIO bus mode, D7:D0 becomes AD7:AD0.
455
344
233
122
13 16 10 I When 16/68# pin is at logic 1, the Intel bus interface is selected and
this input becomes read strobe (active low). The falling edge insti-
gates an internal read cycle and retrieves the data byte from an
internal register pointed by the address lines [A2:A0], puts the data
byte on the data bus to allow the host processor to read it on the ris-
ing edge.
When 16/68# pin is at logic 0, the Motorola bus interface is selected
and this input should be connected to VCC.
IOW# 14 17 11 I When 16/68# pin is at logic 1, it selects Intel bus interface and this
(R/W#)
input becomes write strobe (active low). The falling edge instigates
the internal write cycle and the rising edge transfers the data byte
on the data bus to an internal register pointed by the address lines.
When 16/68# pin is at logic 0, the Motorola bus interface is selected
and this input becomes read (logic 1) and write (logic 0) signal.
CS# 15 18 12 I This input is chip select (active low) to enable the device.
5

5 Page





XR16M890 arduino
XR16M890
REV. 1.0.0
UART WITH 128-BYTE FIFO AND INTEGRATED LEVEL SHIFTERS
1.2 Serial Interface
The M890 is typically used with RS-232, RS-485 and IR transceivers. The following figure shows typical
connections from the UART to the different transceivers. For more information on RS-232 and RS-485/422
transceivers, go to www.exar.com or send an e-mail to [email protected].
FIGURE 7. XR16M890 TYPICAL SERIAL INTERFACE CONNECTIONS
VCC_UART
UART
TX
RX
DTR#
RTS#
CTS#
DSR#
CD#
R I#
GND
VCC_UART
R S -232
T ransceiver
T1 IN
R1OUT
T 2 IN
T 3 IN
R2OUT
R3OUT
R4OUT
R5OUT
GND
R S -232 Fu ll-M od em S erial Interface
VCC_UART
UART
TX
RX
RTS#
DTR#
CTS#
DSR#
CD#
RI #
VCC_UART
DI
RO
NC VCC_UART VCC_UART
NC
DE
RE#
RS-485
Transceiver
Full-duplex
TX+
TX-
RX+
RX-
GND
RS-485 Full-Duplex Serial Interface
11

11 Page







PáginasTotal 30 Páginas
PDF Descargar[ Datasheet XR16M890.PDF ]




Hoja de datos destacado

Número de piezaDescripciónFabricantes
XR16M890UART WITH 128-BYTE FIFO AND INTEGRATED LEVEL SHIFTERSExar
Exar

Número de piezaDescripciónFabricantes
SLA6805M

High Voltage 3 phase Motor Driver IC.

Sanken
Sanken
SDC1742

12- and 14-Bit Hybrid Synchro / Resolver-to-Digital Converters.

Analog Devices
Analog Devices


DataSheet.es es una pagina web que funciona como un repositorio de manuales o hoja de datos de muchos de los productos más populares,
permitiéndote verlos en linea o descargarlos en PDF.


DataSheet.es    |   2020   |  Privacy Policy  |  Contacto  |  Buscar